Uriel Padilla

Digital Physical Design Engineer at Allegro MicroSystems

Uriel Padilla is a Digital Physical Design Engineer and Layout Engineer at Allegro MicroSystems since March 2020, bringing valuable experience from a previous role as a software developer at Atix Labs from August 2018 to February 2020. Uriel holds a degree in Ingeniería Electronica from Universidad Tecnológica Nacional, obtained in 2019, and completed a Bachillerato En Ciencias Naturales at Colegio Nuestra Señora de Lourdes in 2012.

Links


Org chart

No direct reports

Teams

This person is not in any teams


Offices

This person is not in any offices


Allegro MicroSystems

4 followers

Allegro MicroSystems is redefining the future of power and sensing technologies, helping our customers bring breakthrough innovations to life. From green energy to advanced mobility and motion control systems,


Industries

Employees

1,001-5,000

Links