Qi Chen

Principal Hardware Engineer (sipi) at Astera Labs

Qi Chen is an experienced engineer specializing in signal integrity and system memory enabling, currently serving as a Principal Hardware Engineer at Astera Labs. Previous roles include Signal Integrity Engineer positions at Intel Corporation, Juniper Networks, and Lorom Group Ltd. Additionally, Qi Chen has held roles as a Research Assistant, Graduate Assistant, and Teaching Assistant at the University of South Carolina. Qi Chen holds a Master of Science in Electrical Engineering from the University of South Carolina and a Bachelor of Science in Electrical Engineering from Harbin Institute of Technology.

Location

Santa Clara, United States

Links

Previous companies


Org chart

This person is not in the org chart


Teams

This person is not in any teams


Offices


Astera Labs

6 followers

Purpose-built connectivity solutions to remove performance bottlenecks in compute-intensive workloads, such as AI and machine learning


Employees

51-200

Links