TG

Tavio Guarino

Senior RTL Logic Designer - FPGA & Heterogeneous Computing (technical Project Lead) at Astranis

Tavio Guarino is a Senior RTL Logic Designer at Astranis Space Technologies with experience in FPGA design. Tavio has also worked at IBM as an ASIC Architecture Design Intern and ASIC Verification Intern. Tavio holds a Master's degree in Computer Architecture from the University of Washington and a Bachelor's degree in Electrical and Electronics Engineering from the University of Florida. Additionally, Tavio has experience in research involving FPGA and ASIC CPU performance modeling, FPGA supercomputer thread scheduling, and heterogeneous multi-core DSP processing.

Location

San Francisco, United States

Links

Previous companies


Org chart

No direct reports

Teams

This person is not in any teams


Offices


Astranis

8 followers

Astranis Space Technologies Corp., trading as Astranis, is a private American geostationary communications satellite operator and manufacturer headquartered in San Francisco, California.


Industries

Employees

51-200

Links